Design of second order sigma delta modulator using preamplifier latch based comparator in 180 nm CMOS technology

dc.contributor.advisorTomar, Abhishek
dc.contributor.authorFarswan, Manoj Singh
dc.date.accessioned2018-09-10T07:25:36Z
dc.date.available2018-09-10T07:25:36Z
dc.date.issued2015-07
dc.description.abstractSigma Delta Modulator (SDM) is achieving attention due to its low cost, high resolution, high signal to noise ratio etc in analog to digital converter. In SDM, the oversampling frequency is used to achieve high resolution. Also, noise shaping is inherently done to reduce noise power. The noise power in the design of SDM can be further reduced by increasing the order of the SDM. In this thesis, a second order continuous time, upto 50 kHz, SDM is designed with 1.8 V supply voltage in 180nm CMOS technology. The blocks used in SDM like integrator, subtractor and gain stages are implemented using Operational Amplifier (Op-amp) which is designed in cascade topology with miller capacitance techniques to optimize the phase margin and gain. The designed Op-amp has gain of 59.302 dB, phase margin of 59.2° and Gain Bandwidth (GBW) of 114.6 MHz. Integrator has -20 dB/decade slope for 11.12 kHz to 10.62 MHz which decides the sampling frequency of 3.2MHz. The preamplifier based latch comparator is used as a final stage of SDM. The designed preamplifier has 18.167 dB gain and 779.77 MHz 3-dB frequency which amplify low amplitude signal. The designed comparator is able to differentiate the 50uV signal and the sampling frequency is 64 MHz. The simulation is done in Cadence Virtuoso tool.With an input signal of 50 kHz and 3.2MHz clock frequency, the SNDR is 59.2 dB and power dissipation is 8.7mW of the SDM.en_US
dc.identifier.urihttp://krishikosh.egranth.ac.in/handle/1/5810072487
dc.keywordsmodulators, communication technologyen_US
dc.language.isoenen_US
dc.pages82en_US
dc.publisherG.B. Pant University of Agriculture and Technology, Pantnagar - 263145 (Uttarakhand)en_US
dc.research.problemCMOSen_US
dc.subElectronics and Communication Engineeringen_US
dc.subjectnullen_US
dc.themeModulatorsen_US
dc.these.typeM.Tech.
dc.titleDesign of second order sigma delta modulator using preamplifier latch based comparator in 180 nm CMOS technologyen_US
dc.typeThesisen_US
Files
Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
ManojSinghFarswan.pdf
Size:
3.3 MB
Format:
Adobe Portable Document Format
Description:
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description:
Collections